发明名称 Method for testing chips on flat solder bumps
摘要 A method for testing integrated circuit chips with probe wires on flat solder bumps and IC chips that are equipped with flat solder bumps are disclosed. In the method, an IC chip that has a multiplicity of bond pads and a multiplicity of flat solder bumps are first provided in which each of the solder bumps has a height less than ½ of its diameter on the multiplicity of bond pads. The probe wires can thus be easily used to contact the increased target area on the solder bumps for establishing electrical connection with a test circuit. The probe can further be conducted easily with all the Z height of the bumps are substantially equal. The height of the solder bumps may be suitably controlled by either a planarization process in which soft solder bumps are compressed by a planar surface, or solder bumps are formed in an in-situ mold by either a MSS or an electroplating process for forming solder bumps in the shape of short cylinders. When the MSS method is used for planting the bumps, solder bumps are transferred onto the wafer surface in a substantially flattened hemi-spherical shape.
申请公布号 US2004087046(A1) 申请公布日期 2004.05.06
申请号 US20030688418 申请日期 2003.10.17
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION. 发明人 DATTA MADHAV;GRUBER PETER A.;RUBINO JUDITH M.;SAMBUCETTI CARLOS J.;WALKER GEORGE F.
分类号 B23K1/00;B23K1/20;G01R1/067;G01R1/073;G01R31/28;H01L21/60;H01L21/66;H01L23/485;H05K3/34;(IPC1-7):H01L21/66 主分类号 B23K1/00
代理机构 代理人
主权项
地址