发明名称 Circuit for providing clock signals with low skew
摘要 A digital, preferably programmable, circuit is disclosed for providing one or more clock signals with variable frequency and/or phase. The clock signals exhibit a low amount of skew relative to other clock signals and data signals provided by the circuit. In one embodiment, the circuit includes a plurality of channels each having a parallel-in/serial-out shift register, a flip-flop, and a delay circuit. The shift register can receive data bits in data channels or clock frequency select bits in frequency-divided clock channels. The serial output from the register acts as an input for the flip flop, both of which are triggered by an input reference clock. The delay circuit delays the input reference clock. In each channel, a multiplexer is configured to select the clock or data channel output from the register, flip-flop, and delay circuit outputs. Since the delays in all output paths are matched, skew is minimized.
申请公布号 US6549045(B1) 申请公布日期 2003.04.15
申请号 US20020043620 申请日期 2002.01.11
申请人 ALTERA CORPORATION 发明人 WANG BONNIE;SUNG CHIAKANG;NGUYEN KHAI;HUANG JOSEPH;WANG XIAOBAO;KIM IN WHAN;RANGAN GOPI;CHONG YAN;PAN PHILLIP;CHANG TZUNG-CHIN
分类号 G06F1/08;H03K5/135;H03M9/00;(IPC1-7):H03K2/100;H03K23/00;H03K25/00 主分类号 G06F1/08
代理机构 代理人
主权项
地址