发明名称 Programmable logic device with hierarchical interconnection resources
摘要 A programmable logic device has a plurality of super-regions of programmable logic disposed on the device in a two-dimensional array of intersecting rows and columns of super-regions. Horizontal and vertical inter-super-region interconnection conductors are associated with each row and column, respectively. Each super-region includes a plurality of regions of programmable logic, and each region includes a plurality of subregions of programmable logic. Inter-region interconnection conductors are associated with each super-region, principally for bringing signals into the super-region and interconnecting the regions in the super-region. Local conductors are associated with each region, principally for bringing signals into the region. At the super-region level the device may be horizontally and vertically isomorphic, which helps make it possible to produce devices with low aspect ratios of one or nearly one. Shared driver circuits may be provided (e.g., for (1) receiving signals from the subregions and the horizontal and/or vertical conductors, and (2) applying selected received signals to the inter-region conductors, the horizontal and vertical conductors, and possibly also the local conductors). The horizontal and/or vertical conductors may be axially segmented and buffering circuitry may be provided for programmably stitching together axial segments to make longer conductors.
申请公布号 US6300794(B1) 申请公布日期 2001.10.09
申请号 US20000488025 申请日期 2000.01.20
申请人 ALTERA CORPORATION 发明人 REDDY SRINIVAS T.;CLIFF RICHARD G.;LANE CHRISTOPHER F.;ZAVERI KETAN H.;MEJIA MANUEL M.;JEFFERSON DAVID;PEDERSEN BRUCE B.;LEE ANDY L.
分类号 H03K19/177;(IPC1-7):H01L25/00 主分类号 H03K19/177
代理机构 代理人
主权项
地址
您可能感兴趣的专利