发明名称 Read channel IC for dual PLL solution
摘要 The present invention discloses a fully integrated data synchronization circuit for a disk drive read channel system. The data synchronization system comprises dual data synchronizers to provide read reference clocks. Dual PLL circuits are coupled to the data synchronizers to provide a stable reference frequency to data synchronizers. One of the two data synchronizers is used to obtain leading edge data, while the other is for trailing edge data. Each PLL circuit comprises a phase detector, a charge pump, and a VCO. A loop filter is used in conjunction with a charge pump to control loop characteristics of the PLLs. In an idle mode, one of the PLLs is used as a time base generator to provide a stable reference frequency to data synchronizers. Once data synchronizers achieve lock using the stable reference frequency and switch over to read data, the time base generator PLL is switched over to function as a data synchronizer PLL in a read mode. Thus, one of the PLLs is used as both time base generator and data synchronizer PLL, thereby eliminating the need for extra PLL circuitry and requiring only two PLL circuits to support time base generation and data synchronization.
申请公布号 US6067335(A) 申请公布日期 2000.05.23
申请号 US19960691353 申请日期 1996.08.02
申请人 SILICON SYSTEMS, INC. 发明人 YAMANOI, KOYU;YAMAUCHI, TOSHIO;KOBAYASHI, HIROSHI
分类号 G11B20/14;H03L7/07;H03L7/089;H03L7/22;(IPC1-7):H04L7/033 主分类号 G11B20/14
代理机构 代理人
主权项
地址