发明名称 Memory test apparatus
摘要 A memory test apparatus for testing a high-performance memory having two or more memory functions, including a pattern generator for generating an algorithmic pattern to be inputted to a first memory block of a memory under test having at least two memory blocks, an auxiliary pattern generator for storing an output from the algorithmic pattern generator and for outputting an expected value to a second memory block of the memory under test at a preset timing based on the stored output, a comparator for comparing outputs from the first and second memory blocks with expected values for the memory blocks, and a memory for storing an output from the comparator. Since the algorithmic pattern generator and the auxiliary pattern generator are included, the test apparatus has such an affect that even if the first and second memory blocks of the memory under test operate asynchronously, the data transfer function therebetween and the performance related to the operation timing can be tested, thus providing a highly precise memory test apparatus.
申请公布号 US4788684(A) 申请公布日期 1988.11.29
申请号 US19860895846 申请日期 1986.08.12
申请人 HITACHI, LTD. 发明人 KAWAGUCHI, IKUO;HAYASHI, YOSHIHIKO
分类号 G11C29/56;(IPC1-7):G06F11/26 主分类号 G11C29/56
代理机构 代理人
主权项
地址