摘要 |
A uniphase, buried-channel, semiconductor charge transfer device wherein a portion of each cell includes an inversion layer, or "virtual electrode" at the semiconductor surface, shielding that region from any gate-induced change in potential. Each cell is comprised of four regions (I, II, III, IV) wherein the characteristic impurity profile of each region determines the maximum potential generated therein for the gate "on" and gate "off" conditions. Clocking the gate causes the potential maxima in regions I and II to cycle above and below the fixed potential maxima in regions III and IV beneath the virtual electrode. Directionality of charge transfer is thereby achieved, since the potential maximum for region II ( phi maxII) remains greater than for region I ( phi maxI) and phi maxIV> phi maxIII, for both gate conditions. A self-aligned process for fabrication is provided, including a number of ion implant stages to fix the required impurity profiles in each cell for generating the correct potential profiles for charge propagation. CCD imagers, memory devices, an analog processors are contemplated systems wherein the invention is to be implemented.
|