发明名称 Processor block placement relative to memory in a programmable logic device
摘要 A programmable logic device having groups of data and instruction memory blocks separated by a processor block is described. The processor block including an embedded processor and data and instruction memory controllers. The data and instruction memory blocks respectively including data and memory groupings of block random access memories.
申请公布号 US7315918(B1) 申请公布日期 2008.01.01
申请号 US20050035776 申请日期 2005.01.14
申请人 XILINX, INC. 发明人 YIN ROBERT
分类号 G06F12/00 主分类号 G06F12/00
代理机构 代理人
主权项
地址