发明名称 Method and system for performing built-in self-test routines using an accumulator to store fault information
摘要 A test system includes a built-in self-test (BIST) circuit and a stress applicator for use in analyzing a memory array. The stress applicator applies a selective set of stress factors to the memory array, such as temperature and voltage conditions. The BIST circuit executes a test routine on the memory array to detect the presence of any faulty memory address locations that may arise under the prevailing stress condition. A full testing cycle involves iterative repetition of the functions performed by the stress applicator and BIST circuit, with variations in the stress factors across the testing iterations. An accumulator cumulatively stores the fault information generated by the BIST circuit during each testing iteration. Following completion of the testing cycle, a repair operation is performed by a built-in self-repair (BISR) circuit to remap the faulty memory address locations indicated by the accumulator to redundant memory address locations.
申请公布号 US7260758(B1) 申请公布日期 2007.08.21
申请号 US20010949399 申请日期 2001.09.07
申请人 LSI CORPORATION 发明人 AGRAWAL GHASI R.;PURI MUKESH K.;SCHWARZ WILLIAM
分类号 G01R31/28 主分类号 G01R31/28
代理机构 代理人
主权项
地址