发明名称 Closed-grid bus architecture for wafer interconnect structure
摘要 An interconnect structure employs a closed-grid bus to link an integrated circuit tester channel to an array of input/output (I/O) pads on a semiconductor wafer so that the tester channel can concurrently communicate with all of the I/O pads. The interconnect structure includes a circuit board implementing an array of bus nodes, each corresponding to a separate one of the I/O pads. The circuit board includes at least two layers. Traces mounted on a first layer form a set of first daisy-chain buses, each linking all bus nodes of a separate row of the bus node array. Traces mounted on a second circuit board layer form a set of second daisy-chain buses, each linking all bus nodes of a separate column of the bus node array. Vias and other circuit board interconnect ends of the first and second daisy-chain buses so that they form the closed-grid bus. Each bus node is connected though a separate isolation resistor to a separate contact pad mounted on a surface of the circuit board. A set of spring contacts or probes link each contact pad to a separate one of the I/O pads on the wafer.
申请公布号 US2005001638(A1) 申请公布日期 2005.01.06
申请号 US20040832700 申请日期 2004.04.27
申请人 FORMFACTOR, INC. 发明人 MILLER CHARLES A.;LONG JOHN MATTHEW
分类号 G01R1/073;H05K1/00;H05K1/02;(IPC1-7):G01R31/02 主分类号 G01R1/073
代理机构 代理人
主权项
地址