发明名称 LINEAR LOW NOISE PHASE LOCKED LOOP FREQUENCY SYNTHESIZER USING CONTROLLED DIVIDER PULSE WIDTHS
摘要 A method and an apparatus relating to a PLL circuit for frequency synthesizer applications. By using a composite PFD large and small phase variations between a reference signal and the divider output are compensated for. The composite phase frequency detector (PFD) has both a digital phase frequency detector (digital PFD) and an analog phase detector (analog PD) with the digital FFD compensating for large phase differences and the analog PD compensating for smaller phase differences. The PLL automatically chooses between these two components in the composite PFD by controlling the pulse width of the divider output. This is accomplished by synchronizing the dead zone of the digital PFD with the active pulse width of the divider output and by similarly synchronizing the phase detector window of the analog PD to be within both the dead zone of the digital PFD and the active pulse width of the divider output. Thus, during the active pulse of the divider output, the analog PD is operative while during the inactive pulse the digital PFD is operative. By essentially having only one PD active at any time, problems with analog/digital mixed circuits are avoided.
申请公布号 CA2295435(A1) 申请公布日期 2001.07.06
申请号 CA20002295435 申请日期 2000.01.06
申请人 RILEY, THOMAS 发明人 RILEY, THOMAS
分类号 H03L7/113;H03K21/10;H03K23/66;H03L7/087;H03L7/089;H03L7/18;H03L7/183;H03L7/197;(IPC1-7):H03K23/40;G01R23/02;G01R25/00;H03L7/06 主分类号 H03L7/113
代理机构 代理人
主权项
地址