发明名称 Semiconductor device having well tap provided in memory cell
摘要 Each of a plurality of repeating units comprises a plurality of memory cells. A second-conductivity-type well is formed in a surface layer of a semiconductor substrate extending over the plurality of the repeating units. In the second-conductivity-type well, first-conductivity-type channel MOS transistors of the plurality of the repeating units are provided. A second-conductivity-type well tap region is formed in one of the memory cells in each repeating unit and in the second-conductivity-type well. In the memory cell provided with the second-conductivity-type well tap region or in the memory cell adjacent thereto, an interlayer connection member is provided. The interlayer connection member is connected to the source region of one of the first-conductivity-type channel MOS transistors and to the corresponding second-conductivity-type well tap region.
申请公布号 US6727557(B2) 申请公布日期 2004.04.27
申请号 US20020103823 申请日期 2002.03.25
申请人 FUJITSU LIMITED 发明人 TAKAO YOSHIHIRO
分类号 H01L21/8238;H01L21/8244;H01L27/092;H01L27/11;(IPC1-7):H01L29/76;H01L29/94;H01L31/062;H01L31/119;H01L31/113 主分类号 H01L21/8238
代理机构 代理人
主权项
地址