发明名称 Adjusting PLL Clock Source to Reduce Wireless Communication Interference
摘要 Adjusting a phase locked loop (PLL) clock source to reduce wireless communication (e.g., radio frequency (RF)) interference within a device. The PLL may be included in a high speed serial interface, e.g., coupled to a display, and may be initially driven by a first clock. Later, when a second clock is available and aligned with the first clock, the PLL may be driven by the second clock. The second clock may be configured to change its frequency over time such that the PLL does not lose lock and also does not interfere (or reduces interference) with wireless communication of the device. For example, the second clock may be programmable or may dynamically vary its operating frequency, thereby reducing its interference with the wireless communication of the device.
申请公布号 US2012126872(A1) 申请公布日期 2012.05.24
申请号 US20100949541 申请日期 2010.11.18
申请人 FRANK MICHAEL 发明人 FRANK MICHAEL
分类号 H03K3/00 主分类号 H03K3/00
代理机构 代理人
主权项
地址