发明名称 POWER MANAGEMENT OF COMPONENTS HAVING CLOCK PROCESSING CIRCUITS
摘要 A method and system for managing power consumption of a component that employs a clock processing circuit to produce a processed clock signal used by the component from a clock signal supplied to the clock processing circuit. A frequency of a clock signal supplied to the clock processing circuit is changed based on operating characteristics of a voltage regulator module (VRM) or power supply unit so as to maintain acceptable operating parameters of the power supply unit during a change in frequency of a cock signal. Data pertaining to operating characteristics of the VRM or power supply may be one or both of two forms. In one form, this data is determined a priori from simulations or experiments made on a particular VRM or power supply unit and used to generate and store parameters that are known to optimally (quickly and without degradation of VRM or power supply performance) change the frequency of the clock processing circuit. In another form, the operation conditions of the VRM or power supply unit are monitored in real-time as a frequency transition is occurring. In addition, control signals to a VRM or power supply may be monitored to control how changes are made to the frequency of a clock signal. Further still, the power available from a VRM or power supply is monitored and a clock signal frequency to one or more system components is controlled to balance the load to the power available from the VRM or power supply.
申请公布号 WO2006076206(A3) 申请公布日期 2008.07.03
申请号 WO2006US00350 申请日期 2006.01.09
申请人 TIMELAB CORPORATION;ALLEN, DANIEL, J. 发明人 ALLEN, DANIEL, J.
分类号 G06F1/00 主分类号 G06F1/00
代理机构 代理人
主权项
地址