发明名称 Reducing the number of power and ground pins required to drive address signals to memory modules
摘要 One embodiment of the present invention provides a system that reduces the number of power and ground pins required to drive address signals to system memory. During operation, the system receives address signals associated with a memory operation from a memory controller, wherein the address signals are received at a buffer chip, which is external the memory controller. The system also receives chip select signals associated with the memory operation at the buffer chip. Next, the system uses the chip select signals to identify an active subset of memory modules in the system memory, which are active during the memory operation. The system then uses address drivers on the buffer chip to drive the address signals only to the active subset of memory modules, and not to other memory modules in the system memory. In this way, the buffer chip requires fewer power and ground pins for the address drivers because the address signals are only driven to the active subset of memory modules, instead of being driven to all memory modules in the system memory.
申请公布号 US2006039205(A1) 申请公布日期 2006.02.23
申请号 US20040925174 申请日期 2004.08.23
申请人 CORNELIUS WILLIAM P 发明人 CORNELIUS WILLIAM P.
分类号 G11C7/10;G11C8/00 主分类号 G11C7/10
代理机构 代理人
主权项
地址