发明名称 Low fabrication cost, high performance, high reliability chip scale package
摘要 The invention provides a new method and chip scale package is provided. The inventions starts with a substrate over which a contact point is provided, the contact point is exposed through an opening created in the layer of passivation and a layer of polymer or elastomer. A barrier/seed layer is deposited, a first photoresist mask is created exposing the barrier/seed layer where this layer overlies the contact pad and, contiguous therewith, over a surface area that is adjacent to the contact pad and emanating in one direction from the contact pad. The exposed surface of the barrier/seed layer is electroplated for the creation of interconnect traces. The first photoresist mask is removed from the surface of the barrier/seed layer. A second photoresist mask, defining the solder bump, is created exposing the surface area of the barrier/seed layer that is adjacent to the contact pad and emanating in one direction from the contact pad. The solder bump is created in accordance with the second photoresist mask, the second photoresist mask is removed from the surface of the barrier/seed layer, exposing the electroplating and the barrier/seed layer with the metal plating overlying the barrier/seed layer. The exposed barrier/seed layer is etched in accordance with the pattern formed by the electroplating, reflow of the solder bump is optionally performed.
申请公布号 US2005189650(A1) 申请公布日期 2005.09.01
申请号 US20050120234 申请日期 2005.05.02
申请人 MEGIC CORPORATION 发明人 LEE JIN Y.;LEI MING T.;HUANG CHING-CHENG;LIN CHUEN-JYE
分类号 H01L21/44;H01L21/56;H01L21/60;H01L23/31;H01L23/485;H01L23/525;H04B1/707;H04B7/26;H05K3/10;H05K3/24;H05K3/34;(IPC1-7):H01L21/44;H01L23/48;H01L23/52;H01L29/40 主分类号 H01L21/44
代理机构 代理人
主权项
地址
您可能感兴趣的专利