发明名称 Semiconductor integrated circuit device
摘要 A semiconductor integrated circuit device is provided, in which variation in the threshold voltage of a MISFET, for example, a MISFET pair that constitute a sense amplifier, can be reduced. In a logic circuit area over which a logic circuit such as a sense amplifier circuit required to drive a memory cell is formed, n-type active areas having no gate electrode are arranged at both edges of active areas over which a p-channel MISFET pair for constituting a sense amplifier are formed. Assuming that the width between active areas nwp1 and nw1 is L4, the width between active areas nwp2 and nw2 is L6, and the width between active areas nwp1 and nwp2 is L5, (L4-L5), (L6-L5), and (L4-L6) are set equal to almost zero or smaller than twice the minimum processing dimension, so that the variation in shape of the device isolation trenches with the widths L4, L5, and L6 can be reduced, and the threshold voltage difference in the MISFET pair can be reduced.
申请公布号 US6812540(B2) 申请公布日期 2004.11.02
申请号 US20020298682 申请日期 2002.11.19
申请人 HITACHI, LTD.;ELPIDA MEMORY, INC. 发明人 TAKAURA NORIKATSU;TAKEMURA RIICHIRO;MATSUOKA HIDEYUKI;KIMURA SHINICHIRO;ASAKURA HISAO;NAGAI RYO;YAMADA SATORU
分类号 H01L21/76;H01L21/8238;H01L21/8242;H01L27/08;H01L27/092;H01L27/105;H01L27/108;(IPC1-7):H01L29/00;H01L23/58 主分类号 H01L21/76
代理机构 代理人
主权项
地址