发明名称 METHOD AND APPARATUS FOR DISTORTION ANALYSIS IN NONLINEAR CIRCUITS
摘要 <p>A circuit on an integrated circuit is made from a design that is verified using a design tool. The design tool takes a model of the circuit and generates equations with respect to nodes on the circuit. The time consuming task of completely determining the voltage at each node is performed for a predetermined input. To determine the node voltages for other signals, the first order transfer function of the equations is taken and then calculated for the predetermined input. A first order estimate of the node voltages is achieved using this first order transfer function and the node voltages determined from the predetermined input. A second order estimate is achieved using the first order transfer function and the first order estimate. A third order estimate is achieved using the first order transfer function and the second order estimate. The circuit design is verified for manufacturability then manufactured.</p>
申请公布号 WO2004040509(A1) 申请公布日期 2004.05.13
申请号 WO2002RU00474 申请日期 2002.10.28
申请人 MOTOROLA, INC.;GULLAPALLI, KIRAM, KUMAR;GOURARY, MARK MOISEEVICH;RUSAKOV, SERGEI GRIGORIEVICH;ULYANOV, SERGEI LEONIDOVICH;ZHAROV, MIKHAIL MIKHAILOVICH 发明人 GULLAPALLI, KIRAM, KUMAR;GOURARY, MARK MOISEEVICH;RUSAKOV, SERGEI GRIGORIEVICH;ULYANOV, SERGEI LEONIDOVICH;ZHAROV, MIKHAIL MIKHAILOVICH
分类号 G06F17/50;(IPC1-7):G06N1/00;H05K3/00;G06F17/00;G05B17/02;G06K19/00;G06G7/48;G06T17/40 主分类号 G06F17/50
代理机构 代理人
主权项
地址