发明名称 Configuration and method for testing a delay chain within a microprocessor clock generator.
摘要 A test configuration is provided which allows a plurality of variable delay units within a delay chain of a microprocessor clock generator to be compared with respect to one another. During normal operation, a set of multiplexers interposed within the delay chain are configured such that the plurality of variable delay units are electrically coupled in series with respect to one another. An external command signal may be provided to the microprocessor to initiate a test operation in which the variable delay units are tested for possible defects. During the test operation, a control unit selects the multiplexers such that the four delay units are electrically separated from one another. A common test signal is then driven through two or more of the variable delay units simultaneously, and a compare circuit coupled to the output of each variable delay unit determines whether a transition in the common pulse signal propagated through each variable delay unit at essentially the same time. If no manufacturing defects are present, the four outputs of the variable delay units should be virtually indistinguishable from one another. The results of the compare operation may be driven on external pins of the microprocessor or may be processed internally within the microprocessor. Similar tests may be conducted throughout the entire operating range of the variable delay units.
申请公布号 EP0671688(A3) 申请公布日期 1998.08.12
申请号 EP19950301173 申请日期 1995.02.23
申请人 ADVANCED MICRO DEVICES INC. 发明人 HORNE, STEPHEN C.;MCMINN, BRIAN, D.
分类号 G01R31/28;G01R31/30;G06F1/04;G06F1/06;G06F11/22;G06F15/78;H03K3/02;H03K5/13;(IPC1-7):G06F11/24;G01R31/317 主分类号 G01R31/28
代理机构 代理人
主权项
地址