发明名称 データ受信装置、DPLL装置及びデータ受信装置制御方法
摘要 A data receiver includes a writing unit that receives transmission data including live data and excessive data for adjusting a signal length to store the live data in a storage unit, an AND circuit that generates a first signal indicating the positions of the live data and the excessive data in the signal length of the transmission data, a signal converting unit that generates a second signal indicating positions at which positions of the excessive data in the first signal are rearranged at certain intervals in the signal length, a digital phase locked loop (DPLL) unit that smoothes the positions of the live data in the second signal to generate a third signal indicating the timing to read the live data in the signal length, and a reading unit that reads the live data stored in the storage unit by using the third signal.
申请公布号 JP6007747(B2) 申请公布日期 2016.10.12
申请号 JP20120254642 申请日期 2012.11.20
申请人 富士通株式会社 发明人 松浦 秀行;本郷 廣信
分类号 H04L7/033;H03K5/00;H03L7/08;H04L7/00 主分类号 H04L7/033
代理机构 代理人
主权项
地址