发明名称 PARALLEL PROCESSOR
摘要 The present invention relates to a processing chip (35) for use in a digital computer system comprising a processing array including a plurality of processing chips, said processing chip including a plurality of processor/memory circuits, each processor/memory circuit including a processor circuit (Fig. 7A) and a memory circuit (Fig. 7B) in which: A. said processor circuit processes data received from its associated memory circuit in accordance with processor control signals received by all of said processor circuits in parallel to generate processed data; B. said memory circuit includes a plurality of registers for storing data, each register of said memory circuit being identified by an address defined by a unique encoding of register address signals (on lines 152,154) received by all of said memory circuits in parallel, said memory circuit being responsive to memory control signals to transmit in parallel stored data from registers identified by said register address signals to its associated processor for processing and to store processed data.
申请公布号 JPS6084661(A) 申请公布日期 1985.05.14
申请号 JP19840109776 申请日期 1984.05.31
申请人 DABURIYUU DANIERU HIRISU 发明人 DABURIYUU DANIERU HIRISU
分类号 G06F15/16;G06F15/173;G06F15/80;G06T1/20 主分类号 G06F15/16
代理机构 代理人
主权项
地址