发明名称 Verfahren und Vorrichtung zum Wiederanlauf nach einem Fehler in einem digitalen Rechnersystem.
摘要 A method and apparatus for allowing fault recovery in a digital computer based control system whereby system upsets induced by external transient noise conditions can be recovered from is disclosed. A CPU (10) is coupled to its main memory (20) and its I/O interfaces (16) by a common address/data bus (22), these three elements being susceptible to having data thereon or therein corrupted by transient noise. Also coupled to the bus, but in a hardened environment, are first and second supplemental memories (34, 36) which, under memory control (38), operate on alternating even and odd computational frames defined by the CPU's real-time clock to store the same words as are then being entered into the CPU's main memory (20). As computational frames are entered into one or the other of these two memories (34, 36) by eaves-dropping on the common bus (22), the other supplemental memory is transferring its contents to a backup memory (30) which is also housed in the noise-immune environment. The backup memory is connected in a read-only mode to the address/data bus and, because of the manner of operation, always contains the computational frame that is delayed one cycle of the CPU's real-time clock from the frame in progress. Should a transient upset occur, it may be followed by a transfer of the information from the backup memory (30) into the computer's main memory (20) such that computations can then continue with data that is uncorrupted.
申请公布号 DE68924119(T2) 申请公布日期 1996.07.04
申请号 DE1989624119T 申请日期 1989.10.07
申请人 HONEYWELL INC., MINNEAPOLIS, MINN., US 发明人 HESS, RICHARD F., GLENDALE, AZ 85308, US;LIEBEL, KURT A., BERKHAMSTED, HERTS, HP4 3XP, GB;YOUNT, LARRY J., SCOTTSDALE, ARIZONA 85254, US
分类号 G06F12/16;G06F11/00;G06F11/14;G06F11/16;G06F11/20;(IPC1-7):G06F11/14 主分类号 G06F12/16
代理机构 代理人
主权项
地址