摘要 |
1316319 Transistor logic circuits SIEMENS AG 17 Dec 1970 [6 Feb 1970] 59842/70 Heading H3T A logic circuit includes three emitter-coupled pairs in one of which the transistors T1, T2 receive separate inputs a, b through level shifting networks #U1, #U2 and connect a constant current source K to the other two pairs respectively, one transistor in each of these two pairs T3, T5 receiving an input c, d and having its collector connected to a load R2, R1 in common with the collector of the non-input-receiving transistor T6, T4 of the other of the two pairs. The level shifting circuits #U1 and #U2 (Fig. 3, not shown) render a, b, c, d compatible, and #U1 is greater than #U2 by half the signal swing to ensure consistent operation. The a, b inputs may be supplied through emitter followers to the shift circuits. The input receiving transistors T1, T2, T3, T5 may be shunted by further input-receiving transistors to extend the logic capabilities. By variously interconnecting a, b, c, d and by applying 0 or 1 to one or more of them, various logic functions can be performed including AND, OR, NAND, NOR, EXCLUSIVE OR, and others. The level shift circuit (Fig. 3, not shown) has three series resistors between signal input and a reference supply, and a transistor having collector and base across the first resistor and base and emitter across the second resistor, the emitter providing the output. |