发明名称 FAST DOMAIN SWITCH AND ERROR RECOVERY IN A SECURE CPU ARCHITECTURE
摘要 In order to gather, store temporarily and efficiently deliver safestore information in a CPU (10) having data manipulation (40) circuitry including a register bank, first and second serially oriented safestore buffers are employed. At suitable times during the processing of information, a copy of the instantaneous contents of the register bank is transferred into the first safestore buffer. After a brief delay, a copy of the first safestore buffer is transferred into the second safestore buffer. If a call for a domain change (42) (which might include a process change or a fault) is sensed, a safestore frame is sent to cache (3), and the first safestore buffer is loaded from the second safestore buffer rather than from the register bank. Later, during a climb operation, if a restart of the interrupted process is undertaken and the restoration of the register bank is directed to be taken from the first safestore buffer, this source, rather than the safestore frame stored in cache (3), is employed to obtain a corresponding increase in the rate of restart. In one embodiment, the transfer of information between the register bank and the safestore buffers is carried out on a bit-by-bit basis to achieve additional flexibility of operation and also to conserve integrated circuit space.
申请公布号 WO9932957(A1) 申请公布日期 1999.07.01
申请号 WO1998US25787 申请日期 1998.12.04
申请人 BULL HN INFORMATION SYSTEMS INC. 发明人 YODER, RONALD, W.;GUENTHNER, RUSSELL, W.;BUZBY, WAYNE, R.
分类号 G06F9/38;G06F11/14;(IPC1-7):G06F3/00;G06F15/16 主分类号 G06F9/38
代理机构 代理人
主权项
地址