发明名称 FIELD PROGRAMMABLE GATE ARRAY WITH DISTRIBUTED GATE-ARRAY FUNCTIONALITY
摘要 A field programmable gate array (FPGA) having a plurality of configurable logic blocks (CLBs). Each of the CLBs includes programmable interconnect resources, a field programmable configurable logic element (CLE) circuit and a corresponding non-field programmable gate array. The programmable interconnect resources are programmed to selectively couple or decouple each CLE circuit from its corresponding non-field programmable gate array. Dedicated interconnect resources enable adjacent non-field programmable gate arrays to be coupled. By coupling adjacent non-field programmable gate arrays, one or more relatively large non-field programmable gate arrays can be formed. The non-field programmable gate arrays have a greater logic density than the CLE circuits, thereby providing an improved logic density to the CLBs. Moveover, because each CLB includes a non-field programmable gate array, each of the CLE circuits is readily connectable to a non-field programmable gate array. The non-field programmable gate array can be used to provide a plurality of mask-programmable input/output driver circuits for connection to the pads of the FPGA.
申请公布号 WO9839843(A1) 申请公布日期 1998.09.11
申请号 WO1997US15376 申请日期 1997.08.28
申请人 XILINX, INC. 发明人 NEW, BERNARD, J.
分类号 G06F7/38;H03K19/177 主分类号 G06F7/38
代理机构 代理人
主权项
地址