发明名称 SELF-COMPENSATING DIGITAL DELAY SEMICONDUCTOR DEVICE WITH SELECTABLE OUTPUT DELAYS AND METHOD THEREFOR
摘要 <p>A self-compensated digital delay semiconductor device is disclosed which uses two identical chains (10 and 12) of delay elements (14). The first chain is the Reference Chain (10), which is driven by a crystal-controlled digital clock input (20). The second chain is the Input Signal Delay Chain (12), which is the delay path for the signal of interest (24). These two chains (10 and 12) are located in physical proximity on the semiconductor die so that variations in manufacturing process, temperature and power supply affect each chain (10 and 12) the same. Each of these delay chains (10 and 12) is comprised of a series of variable delay elements (14) which are digitally controlled by Monitor Logic (18), which measures the delay performance of the Reference Chain (10), and dynamically adjusts the delay of the variable delay elements (14) as induced variations are induced, thereby compensating the delay of the device. Any one of these precise delays can be routed to the output (56) by driving a tap select multiplexer (30) to select the delay of interest. This approach provides precise delays which are constant within a tight tolerance.</p>
申请公布号 WO1993016529(A1) 申请公布日期 1993.08.19
申请号 US1993000974 申请日期 1993.02.04
申请人 发明人
分类号 主分类号
代理机构 代理人
主权项
地址
您可能感兴趣的专利