发明名称 Digital phase locked loop stabilization circuitry using a secondary digital phase locked loop
摘要 A digital television receiver includes a first phase locked loop which develops a sampling clock signal that is locked to the horizontal line synchronizing signal components of a composite video signal. A second digital phase locked loop is clocked by the sampling clock signal and develops a digital signal that is phase locked to the color burst signal. This digital signal is used as a regenerated color subcarrier signal to synchronously demodulate the chrominance components of the composite video signals into I and Q color difference signals. To compensate for frequency instability in the regenerated subcarrier signal caused by frequency instabilities in the line-locked clock signal, a third digital phase locked loop develops an output signal which is phase locked to a reference signal generated by a crystal controlled oscillator. Control signals from the third phase locked loop are applied to the second phase locked loop to substantially compensate for frequency instabilities in the regenerated subcarrier signal that are induced by the clock signals.
申请公布号 US4694327(A) 申请公布日期 1987.09.15
申请号 US19860845850 申请日期 1986.03.28
申请人 RCA CORPORATION 发明人 DEMMER, WALTER H.;HARWOOD, LEOPOLD A.;PATEL, CHANDRAKANT B.;BALABAN, ALVIN R.
分类号 H03L7/06;H03L7/087;H03L7/099;H03L7/22;H04N9/45;(IPC1-7):H04N9/45 主分类号 H03L7/06
代理机构 代理人
主权项
地址