发明名称 BUS CLOCK FREQUENCY SCALING FOR A BUS INTERCONNECT AND RELATED DEVICES, SYSTEMS, AND METHODS
摘要 <p>Bus clock frequency scaling for a bus interconnect and related devices, systems, and methods are disclosed. In one embodiment, the bus interconnect comprises an interconnect network configurable to connect a master port(s) to a slave port(s). A bus interconnect clock signal clocks the interconnect network. The controller is configured to receive bandwidth information related to traffic communicated over the master port(s) and the slave port(s). The controller is further configured to scale (e.g., increase or decrease) the frequency of the bus interconnect clock signal if the bandwidth of the master port(s) and/or the slave port(s) meets respective bandwidth condition(s), and/or if the latency of the master port(s) meets a respective latency condition(s) for the master port(s). The master port(s) and/or slave port(s) can also be reconfigured in response to a change in frequency of the bus interconnect clock signal to optimize performance and conserve power.</p>
申请公布号 WO2012103558(A1) 申请公布日期 2012.08.02
申请号 WO2012US23194 申请日期 2012.01.30
申请人 QUALCOMM INCORPORATED;HOFMANN, RICHARD GERARD;GANASAN, JAYA PRAKASH SUBRAMANIAM;LEWIS, BRANDON WAYNE 发明人 HOFMANN, RICHARD GERARD;GANASAN, JAYA PRAKASH SUBRAMANIAM;LEWIS, BRANDON WAYNE
分类号 G06F13/40;G06F1/04;G06F1/32 主分类号 G06F13/40
代理机构 代理人
主权项
地址