发明名称 Semiconductor memory device having the operating voltage of the memory cell controlled
摘要 Disclosed is an SRAM circuit which can be operated at a reduced operation margin, especially at a low operating voltage by increasing or optimizing the operation margin of the SRAM circuit. The threshold voltage of the produced transistor in the SRAM circuit is detected to compare the operating voltage of a memory cell with the operating voltage of a peripheral circuit in order to adjust it to the optimum value, and the substrate bias voltage is further controlled.
申请公布号 US2005141289(A1) 申请公布日期 2005.06.30
申请号 US20050049243 申请日期 2005.02.03
申请人 发明人 YAMAOKA MASANAO;OSADA KENICHI
分类号 G11C11/413;G11C11/417;G11C11/419;G11C11/4193;G11C29/02;(IPC1-7):G11C16/04 主分类号 G11C11/413
代理机构 代理人
主权项
地址