发明名称 Flash device having a large planar area ono interpoly dielectric
摘要 A new method of fabricating a stacked gate Flash EEPROM device having an improved interpoly oxide layer is described. A gate oxide layer is provided on the surface of a substrate. A first polysilicon layer is deposited overlying the gate oxide layer and patterned to form a floating gate. Source and drain regions associated with the floating gate are formed within the substrate. An oxide layer is deposited overlying the floating gate and the substrate. The oxide layer is polished away until the top of the oxide layer is even with the top of the floating gate. A second polysilicon layer is deposited overlying the oxide layer and the first polysilicon layer of the floating gate wherein the second polysilicon layer has a smooth surface. An interpoly dielectric layer is deposited overlying the second polysilicon layer. A third polysilicon layer is deposited overlying the interpoly dielectric layer. The third polysilicon layer and the interpoly dielectric layer are patterned to form a control gate overlying the floating gate. An insulating layer is deposited overlying the oxide layer and the control gate. Contact openings are formed through the insulating layer to the underlying control gate and to the underlying source and drain regions. The contact openings are filled with a conducting layer to complete the fabrication of the Flash EEPROM device.
申请公布号 US6501122(B1) 申请公布日期 2002.12.31
申请号 US20000534166 申请日期 2000.03.24
申请人 CHARTERED SEMICONDUCTOR MANUFACTURING LTD. 发明人 CHAN LAP;CHA CHER LIANG
分类号 H01L21/28;H01L29/423;(IPC1-7):H01L29/788 主分类号 H01L21/28
代理机构 代理人
主权项
地址