发明名称 Horizontal and vertical synchronization signal generating circuit
摘要 Timing of internally generated horizontal synchronization signal and vertical synchronization signal is shifted. An internal clock is synchronized with a horizontal synchronization signal separated in a synchronization separation circuit 10, an H reset signal is generated based thereon in an H countdown circuit 14, and a horizontal synchronization signal is generated based thereon. A vertical synchronization signal separated in the synchronization separation circuit 10 is normalized by a 2×FH signal obtained in the H countdown circuit 14, and based on an obtained V reset signal, a vertical synchronization signal is obtained in a VS output circuit 18. Here, the VS output circuit 18 internally has a delay circuit, and the timing of a vertical synchronization signal VS to be output is shifted from that of a horizontal synchronization signal HS.
申请公布号 US8223265(B2) 申请公布日期 2012.07.17
申请号 US20070698754 申请日期 2007.01.26
申请人 BEPPU TAKEMI;KONNO NAOYUKI;SANYO ELECTRIC CO., LTD. 发明人 BEPPU TAKEMI;KONNO NAOYUKI
分类号 H04N5/06;H03L7/00;H04N5/04 主分类号 H04N5/06
代理机构 代理人
主权项
地址