发明名称 Self-aligned clock recovery circuit with proportional phase detector
摘要 A self-aligned clock recovery circuit for synchronizing a local clock with an input data signal includes a sampling type phase detector for generating an output signal based on the phase difference between the local clock and the data signal timing. The phase detector obtains samples of consecutive data symbols at sampling times corresponding to transitions of the local clock, and obtains a data crossover sample at a sampling instant in between those of the consecutive data symbol samples. A phase shifter is employed to phase shift the local clock by an amount corresponding to a time varying modulation signal so as to obtain each data crossover sample at a variable sampling instant relative to the associated consecutive symbol samples. Logic circuitry determines whether the local clock appears to be early or late based on a comparison of the logic levels of the symbol samples and the associated data crossover sample, and provides a corresponding output signal through a filter to the local clock to adjust the clock accordingly. Since the relative sampling instants of successive data crossover samples are varied with time, the phase detector output signal amplitude is substantially proportional to the amount of phase error between the local clock and the symbol timing, thereby improving jitter properties of the clock recovery circuit.
申请公布号 US6347128(B1) 申请公布日期 2002.02.12
申请号 US19980119444 申请日期 1998.07.20
申请人 LUCENT TECHNOLOGIES INC. 发明人 RANSIJN JOHANNES GERARDUS
分类号 H03D13/00;H03L7/081;H03L7/091;H04L7/033;(IPC1-7):H03D3/24 主分类号 H03D13/00
代理机构 代理人
主权项
地址