发明名称 High speed RAID cache controller using accelerated graphics port
摘要 The high-speed, multi-device PCI bus communication system of the invention includes a host CPU and a chip set for connecting the host CPU to a first, low speed PCI bus. The chip set has an accelerated graphics port. A VLSI device such as a RAID cache controller includes two PCI interfaces for communicating with second and third, higher speed PCI buses, and includes an accelerated graphics interface for communicating with the accelerated graphics port. A first PCI bridge provides for communication between the accelerated graphics interface and the first PCI interface; and a second PCI bridge provides for communication between the accelerated graphics interface and the second PCI interface. A dedicated communication bus connects the accelerated graphics interface to the accelerated graphics port. A RAM port can connect the VLSI device to external RAM. The system provides for coupling multiple (e.g., six) high speed SCSI devices to the second and third buses, operating at 66 MHz or more, and for coupling utility devices (e.g., ISA devices) to the first PCI bus operating at lesser speeds, e.g., 33 MHz. Communication between the host CPU and the RAID controller is performed over the dedicated communication bus directly through the chip set AGP, thereby freeing up the first, low-speed PCI bus for use with lower-speed utility devices and not impacting other RAID data traffic.
申请公布号 US6249831(B1) 申请公布日期 2001.06.19
申请号 US19990239628 申请日期 1999.01.29
申请人 ADAPTEC, INC. 发明人 ALLINGHAM DONALD
分类号 G06F3/06;G06F12/08;G06F13/40;(IPC1-7):G06F13/40 主分类号 G06F3/06
代理机构 代理人
主权项
地址