发明名称 DLL circuit and semiconductor device including the same
摘要 A DLL circuit includes a first delay adjusting circuit that adjusts an amount of delay of a frequency-divided signal CK1, a second delay adjusting circuit that adjusts an amount of delay of a frequency-divided signal CK2, a synthesizing circuit that synthesizes outputs of these delay adjusting circuits to generate an internal clock signal, and supplies the internal clock signal to a real path, a clock driver that receives the output of the first delay adjusting circuit and supplies the output to a replica path, and a clock driver that receives the output of the second delay adjusting circuit. These clock drivers have substantially the same circuit configuration. Accordingly, even when the power supply voltage fluctuates, influences of the fluctuations on the respective frequency-divided signals are almost equal. Thus, deterioration of the function of the DLL circuit due to fluctuations of the power supply voltage can be prevented.
申请公布号 US7576579(B2) 申请公布日期 2009.08.18
申请号 US20070892525 申请日期 2007.08.23
申请人 ELPIDA MEMORY, INC. 发明人 FUJISAWA HIROKI;TAKISHITA RYUJI
分类号 H03L7/06 主分类号 H03L7/06
代理机构 代理人
主权项
地址