发明名称 High speed merged charge memory
摘要 A semiconductor memory produced in a unipolar technology includes a cell which has a diffusion storage capacitor with one overlying terminal being merged with a bit/sense line, the other capacitor terminal is a diffused region and is coupled through a word transfer device to a word line injector charge source held at a fixed voltage. To provide an organized array of these cells, each bit line cell includes a shared word line charge source held at a fixed voltage and formed at the surface of a semiconductor substrate. A diffusion storage capacitor also is formed at the surface of the semiconductor and spaced apart from the shared charge source. Information is written into each bit line capacitor by applying a voltage of either of two different magnitudes, representing 1 and 0 bits of information, to the respective bit line while a word selection pulse produces an inversion layer at the surface of the substrate between each bit line capacitor and its shared word line fixed voltage charge source. At the termination of the word pulse, the fixed voltage remains stored at the capacitor node. The capacitors having the larger voltage applied to the bit line terminal of the capacitors store the greater amount of charge. This charge can then be detected by measuring the voltage of the floating bit sense line when a word pulse again connects the fixed voltage charge source with each of its respective capacitors.
申请公布号 US4652898(A) 申请公布日期 1987.03.24
申请号 US19840632562 申请日期 1984.07.19
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 LANGE, RUSSELL C.;WANG, WEN-YUAN
分类号 G11C11/404;G11C11/408;H01L27/108;(IPC1-7):H01L29/78 主分类号 G11C11/404
代理机构 代理人
主权项
地址